

## Features

- 80 V<sub>DC</sub> / 6 A Half-Bridge Driver
- 14 mΩ (typ), integrated high side and low-side eGaN FETs
- Integrated GaN gate driver and level-shifter
- 12 V external bias supply
- 3.3 V or 5 V input logic levels
- Independent high side and low side control inputs
- Logic Input Shoot-Through Protection, commands both FETs off when control inputs are both high at the same time
- Internal Under-Voltage Lockout (UVLO) Circuitry
- Synchronous charging for high side bootstrap supply
- Flexible power-sequencing with active gate pull-down for HS and LS FET allows for V<sub>IN</sub> before V<sub>BIAST</sub> power-up
- High Speed Switching Capability: 2+ MHz
- Compact AlN Ceramic SMT Package (L7)



## EPC7012L7C

80 V<sub>DC</sub> / 6 A GaN Power Stage

## Description

The EPC Space EPC7012L7C, is a half-bridge GaN power stage. Input logic interface, level shifting, bootstrap charging and gate drive buffer circuits along with eGaN output FETs, configured as a half-bridge, integrated within a monolithic chip in a custom 7-pin Aluminum Nitride SMT ceramic package. 80 V<sub>DC</sub> maximum operating voltage, 100V rated internal power transistors.

## Applications

- Single and Multi-Phase Motor Drivers:
  - Reaction Wheel Assemblies (RWAs)
  - Momentum Wheels
  - Robotic Actuators
- Half-Bridge/POL Power Supplies:
  - Low Current Single Phase
  - High Current Multi-Phase
- Electrical Power System

## EPC7012L7C Functional Block Diagram



## 7-Pin AlN Ceramic SMT Package



## EPC7012L7C Configuration and Pin Assignment Table

| Pin # | Pin Name          | Type  | Pin Function                                                        |
|-------|-------------------|-------|---------------------------------------------------------------------|
| 1     | V <sub>BOOT</sub> | P/I   | High-Side Driver Floating Power Supply                              |
| 2     | V <sub>BIAS</sub> | P/I   | +12V <sub>DC</sub> , Nominal, Gate Driver Power Supply Bias Voltage |
| 3     | T <sub>IN</sub>   | L/I   | High-Side Switch Logic Input                                        |
| 4     | B <sub>IN</sub>   | L/I   | Low-Side Switch Logic Input                                         |
| 5     | PGND              | H     | Power and Logic Supply Return (High Current)                        |
| 6     | SN                | P/O/H | Switching Node (High dV/dt, High Current)                           |
| 7     | V <sub>DD</sub>   | P/I/H | Positive Power Supply Input (High Current)                          |

KEY: P = Power, L = Logic, I = Input, O = Output, H = High Current Connection, GR = Ground Return

## Pin Descriptions

**V<sub>BOOT</sub> (Pin 1)**

High-Side Driver Floating Power Supply. The floating bootstrap high-side driver power supply referenced to the SN output (pin 6). For proper operation, connect an external bootstrap capacitor (0.1  $\mu$ F recommended) from V<sub>BOOT</sub> to SN.

**V<sub>BIAS</sub> (Pin 2)**

The raw DC bias power supply referenced to GND that supplies power to the low-and high-side gate drivers and to the internal logic in the EPC7012L7C. Connect two external bypass capacitors (0.1  $\mu$ F and 10  $\mu$ F recommended) from V<sub>BOOT</sub> to PGND (Pin 7).

**T<sub>IN</sub> (Pin 3)**

The T<sub>IN</sub> pin is the logic input for high-side power driver. When the T<sub>IN</sub> input pin is logic low ("0"), the high-side output (V<sub>DD</sub>-SN) pins (pins 5 and 6) are in the OFF (high impedance) state. When the T<sub>IN</sub> input pin is logic high ("1"), the V<sub>DD</sub>-SN pins are in the ON (low impedance) state.

**B<sub>IN</sub> (Pin 4)**

The B<sub>IN</sub> pin is the logic input for low-side power driver. When the B<sub>IN</sub> input pin is logic low ("0"), the low-side output (SN-PGND) pins (pins 6 and 7) are in the OFF (high impedance) state. When the B<sub>IN</sub> input pin is logic high ("1"), the SN-PGND pins are in the ON (low impedance) state.

**PGND (Power Ground) (Pin 5)**

The PGND pin (pin 5) is the ground return connection for the internal power output circuitry and high-speed gate driver circuitry associated with low-side power driver and for the power good and interface logic for the high-side driver. This pin should be connected directly to the system power return/ground plane to minimize common source inductance, and the voltage transients associated with this inductance. This is a high-current connection.

**SN (Switching Node) (Pin 6)**

The SN pin (pin 6) is the high-current power output for the half-bridge driver. This output alternates from high impedance (the low- and high-side power switches OFF when both logic inputs are "0" or "1" simultaneously) to low impedance from the SN pin to PGND (when B<sub>IN</sub> is logic "1") to low impedance from the V<sub>DD</sub> pin (pin 5) to SN (when T<sub>IN</sub> is logic "1"). This is a high-current connection.

**V<sub>DD</sub> (Pin 7)**

The V<sub>DD</sub> pin (pin 7) is the half-bridge power stage input. This pin should be connected directly to the system power (V<sub>DD</sub>) bus via a low impedance connection, preferably through a low impedance power plane. This pin should be properly bypassed to the system power ground (PGND, pin 5) using the guidelines found in the "Recommended V<sub>DD</sub>-to-PGND Power Supply Bypassing" section, following. This is a high-current connection.

Absolute Maximum Rating ( $-55^{\circ}\text{C} \leq T_c \leq 125^{\circ}\text{C}$  unless otherwise noted)

| Symbol           | Parameter-Conditions                         | Value       | Units              |
|------------------|----------------------------------------------|-------------|--------------------|
| $V_{DD}$         | Positive Power Supply Input Voltage (Note 1) | 80          | V                  |
| $I_{DD}$         | Continuous Operating Current                 | 6           | A                  |
| $V_{BIAS}$       | Continuous Gate Driver Bias Supply Voltage   | 14.0        |                    |
| $V_{BOOT}$       | Continuous Bootstrap Supply Voltage          | 14.0        | V                  |
| $B_{IN}, T_{IN}$ | $B_{IN}$ or $T_{IN}$ Logic Input Voltage     | -0.3 to 5.5 |                    |
| $T_{STG}$        | Storage Junction Temperature Range           | -55 to +150 |                    |
| $T_J$            | Operating Junction Temperature Range         | -40 to +125 |                    |
| $T_C$            | Case Operating Temperature Range             | -55 to +125 | $^{\circ}\text{C}$ |
| $T_{sol}$        | Package Mounting Surface Temperature         | 230         |                    |
| ESD              | ESD class level (HBM)                        | 1B          |                    |
|                  | Device Weight                                | 0.226       | g                  |

## Thermal Characteristics

| Symbol            | Parameter-Conditions                                          | Value | Units                |
|-------------------|---------------------------------------------------------------|-------|----------------------|
| $R_{\theta JA}$   | Thermal Resistance Junction to Ambient                        | 55    | $^{\circ}\text{C/W}$ |
| $R_{\theta JLid}$ | Thermal Resistance Junction to Case: Lid/Top                  | 5.1   |                      |
| $R_{\theta JC}$   | Thermal Resistance Junction to Case: Bottom of the Power Pads | 2.5   |                      |

OUT Power Switch Static Electrical Characteristics ( $T_c = 25^{\circ}\text{C}$  unless otherwise noted)

| Symbol       | Parameter                                                                           | Test Conditions                                                                                        | MIN                         | TYP | MAX | Units |                  |
|--------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-------|------------------|
| $I_{DSS}$    | Drain – Source Leakage Current ( $V_{DD}$ -to-SN or SN-to-PGND) (Note 2)            | $V_{DS} = 40 \text{ V}_{\text{DC}}$<br>$B_{IN} = T_{IN} = 0.5 \text{ V}_{\text{DC}}$                   | $T_c = 25^{\circ}\text{C}$  | -   | 2   | 200   | $\mu\text{A}$    |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 8   | 200   |                  |
|              |                                                                                     | $V_{DS} = 80 \text{ V}_{\text{DC}}$<br>$B_{IN} = T_{IN} = 0.5 \text{ V}_{\text{DC}}$                   | $T_c = 25^{\circ}\text{C}$  | -   | 3   | 200   |                  |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 9   | 200   |                  |
| $R_{DS(on)}$ | Drain – Source ON-State Resistance ( $V_{DD}$ -to-SN or SN-to-PGND) (Notes 3, 4, 5) | $I_D = 3 \text{ A}$<br>$B_{IN} = 2.4 \text{ V}_{\text{DC}}$ or<br>$T_{IN} = 2.4 \text{ V}_{\text{DC}}$ | $T_c = 25^{\circ}\text{C}$  | -   | 14  | 22    | $\text{m}\Omega$ |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 20  | 40    |                  |
|              |                                                                                     |                                                                                                        | $T_c = -55^{\circ}\text{C}$ | -   | 9   | 16    |                  |
|              |                                                                                     | $I_D = 6 \text{ A}$<br>$B_{IN} = 2.4 \text{ V}_{\text{DC}}$ or<br>$T_{IN} = 2.4 \text{ V}_{\text{DC}}$ | $T_c = 25^{\circ}\text{C}$  | -   | 14  | 22    |                  |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 20  | 40    |                  |
|              |                                                                                     |                                                                                                        | $T_c = -55^{\circ}\text{C}$ | -   | 9   | 16    |                  |
| $V_{SD}$     | Source – Drain Clamping Voltage (SN-to- $V_{DD}$ or PGND-to-SN) (Note 5, 6, 7)      | $I_D = -3 \text{ A}$<br>$B_{IN} = T_{IN} = 0.5 \text{ V}_{\text{DC}}$                                  | $T_c = 25^{\circ}\text{C}$  | -   | 2.4 | 3     | $\text{V}$       |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 2.4 | 4     |                  |
|              |                                                                                     |                                                                                                        | $T_c = -55^{\circ}\text{C}$ | -   | 2.4 | 3     |                  |
|              |                                                                                     | $I_D = -6 \text{ A}$<br>$B_{IN} = T_{IN} = 0.5 \text{ V}_{\text{DC}}$                                  | $T_c = 25^{\circ}\text{C}$  | -   | 2.4 | 3     |                  |
|              |                                                                                     |                                                                                                        | $T_c = 125^{\circ}\text{C}$ | -   | 2.4 | 4     |                  |
|              |                                                                                     |                                                                                                        | $T_c = -55^{\circ}\text{C}$ | -   | 2.4 | 3     |                  |

Recommended Operating Conditions ( $-55^{\circ}\text{C} \leq T_{\text{C}} \leq 125^{\circ}\text{C}$  unless otherwise noted)

| Symbol            | Parameter-Conditions                         | Value   | Units |
|-------------------|----------------------------------------------|---------|-------|
| $V_{\text{DD}}$   | Positive Power Supply Input Voltage (Note 1) | 80      | V     |
| $I_{\text{DD}}$   | Continuous Operating Current                 | 6       | A     |
| $V_{\text{BIAS}}$ | Continuous Bias Supply Voltage               | 11 - 13 | V     |
| $V_{\text{BOOT}}$ | Continuous Bootstrap Supply Voltage          | 11 - 13 | V     |

 $\text{BIN}, \text{TIN}$  Logic Input Static Electrical Characteristics ( $-55^{\circ}\text{C} \leq T_{\text{C}} \leq 125^{\circ}\text{C}$  unless otherwise noted)

| Symbol            | Parameter                        | Test Conditions                                                                                           | MIN | TYP | MAX | Units      |
|-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------------|
| $V_{\text{IL}}$   | Low Logic Level Input Voltage    | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}$ (Note 8)                                                     |     |     | 0.5 |            |
| $V_{\text{IH}}$   | High Logic Level Input Voltage   | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}$ (Notes 8, 9)                                                 | 2.4 |     |     | V          |
| $V_{\text{HYST}}$ | Input Logic Threshold Hysteresis | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}$                                                              | 0.2 | 0.4 |     |            |
| $R_{\text{IL}}$   | Logic Input Pull-Down Resistance | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}, V_{\text{I}} = 5.0 \text{ V}_{\text{DC}}$                    |     | 10  |     | k $\Omega$ |
| $C_{\text{IL}}$   | Logic Input Capacitance          | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}, V_{\text{I}} \rightarrow 5.0 \text{ V}_{\text{DC}}$ (Note 6) |     | 6   |     | pF         |

 $V_{\text{BIAS}}$  and  $V_{\text{BOOT}}$  Electrical Characteristics ( $-55^{\circ}\text{C} \leq T_{\text{C}} \leq 125^{\circ}\text{C}$  unless otherwise noted)

| Symbol            | Parameter                                                  | Test Conditions                                                                                        | MIN | TYP  | MAX | Units |
|-------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| $I_{\text{BIAS}}$ | $V_{\text{BIAS}}$ Quiescent Operating Current              | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}, \text{BIN} = \text{TIN} = 0.5 \text{ V}_{\text{DC}}$      |     | 22   | 25  |       |
|                   | $V_{\text{BIAS}}$ Operating Current, $f_s = 1 \text{ MHz}$ | $V_{\text{BIAS}} = 12 \text{ V}_{\text{DC}}$ , D/C = 50% includes Iboot                                |     | 32   | 45  | mA    |
| $I_{\text{BOOT}}$ | $V_{\text{BOOT}}$ Quiescent Operating Current              | $(V_{\text{BOOT}} - V_{\text{SN}}) = 12 \text{ V}_{\text{DC}}, \text{TIN} = 0.5 \text{ V}_{\text{DC}}$ |     | 8    | 11  |       |
|                   | $V_{\text{BOOT}}$ Operating Current, $f_s = 1 \text{ MHz}$ | $(V_{\text{BOOT}} - V_{\text{SN}}) = 12 \text{ V}_{\text{DC}}$ , D/C = 50%                             |     | 13   | 16  |       |
| $V_{\text{BOOT}}$ | $V_{\text{BOOT}}$ - to - $V_{\text{SN}}$ Operating Voltage | $(V_{\text{BOOT}} - V_{\text{SN}}) = 12 \text{ V}_{\text{DC}}$                                         | 9   | 11.5 | 13  | V     |

Under-Voltage Lockout Static Electrical Characteristics ( $-55^{\circ}\text{C} \leq T_{\text{C}} \leq 125^{\circ}\text{C}$  unless otherwise noted)

| Symbol                  | Parameter                               | Test Conditions | MIN | TYP | MAX  | Units |
|-------------------------|-----------------------------------------|-----------------|-----|-----|------|-------|
| $V_{\text{BIAS}}$ UVLO+ | $V_{\text{BIAS}}$ UVLO Rising Threshold | (Note 10)       | 5   | 9   | 10.9 |       |
|                         | $V_{\text{BIAS}}$ (HYST)                |                 |     | 0.6 |      | V     |
| $V_{\text{BOOT}}$ UVLO+ | $V_{\text{BOOT}}$ UVLO Rising Threshold | (Note 11)       | 5   | 9   | 10.9 |       |
|                         | $V_{\text{BOOT}}$ UVLO (HYST)           |                 |     | 0.8 |      |       |

Low- and High-Side Power Switch Dynamic Electrical Characteristics ( $T_{\text{C}} = 25^{\circ}\text{C}$  unless otherwise noted)

| Symbol              | Parameter                                                                          | Test Conditions                                                                                    | MIN | TYP | MAX | Units         |
|---------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|---------------|
| $t_{\text{d(on)}}$  | $\text{TIN}$ -to-SN or $\text{BIN}$ -to-SN Turn-ON Delay Time                      | $V_{\text{DS}} = 25 \text{ V}_{\text{DC}}$ ; $I_{\text{O}} = 6\text{A}$<br>(See Switching Figures) |     | 20  | 45  |               |
| $t_{\text{d(off)}}$ | $\text{TIN}$ -to-SN or $\text{BIN}$ -to-SN Turn-OFF Delay Time                     |                                                                                                    |     | 20  | 45  |               |
| $t_{\text{r/tf}}$   | SN Rise/Fall Time                                                                  |                                                                                                    |     | 3   |     |               |
| $t_{\text{rl/tfl}}$ | Logic Input Rise/Fall Time                                                         | From $V_{\text{IL}}$ to $V_{\text{IH}}$ or $V_{\text{IH}}$ to $V_{\text{IL}}$<br>(Notes 6, 14)     |     |     | 25  | ns            |
| $\text{PW}$         | Minimum $\text{BIN}$ / $\text{TIN}$ Pulse Width                                    |                                                                                                    |     | 20  |     |               |
| $T_{\text{delay}}$  | $\text{BIN}$ -to- $\text{TIN}$ or $\text{TIN}$ -to- $\text{BIN}$ Dead (Delay) Time |                                                                                                    | 20  |     |     |               |
| $\text{D/C}$        | High-Side Power Switch Duty Cycle                                                  |                                                                                                    |     |     | 95  | %             |
| $t_{\text{prg}}$    | High-Side Bootstrap Capacitor Pre-Charge Time                                      |                                                                                                    | 5   |     |     | $\mu\text{s}$ |
| $C_{\text{oss}}$    | High Side Output Capacitance (VDD-SN)                                              | $V = 5 \text{ V}$ (Note 6)                                                                         |     | 625 |     |               |
|                     | High Side Output Capacitance (VDD-SN)                                              | $V = 48 \text{ V}$ (Note 6)                                                                        |     | 250 |     | pF            |
|                     | Low Side Output Capacitance (SN-PGND)                                              | $V = 5 \text{ V}$ (Note 6)                                                                         |     | 625 |     |               |
|                     | Low Side Output Capacitance (SN-PGND)                                              | $V = 48 \text{ V}$ (Note 6)                                                                        |     | 250 |     |               |

## Notes

- 1.) DC value of  $V_{DD}$  plus any transient voltage spikes not to exceed this value.
- 2.) When either logic input ( $B_{IN}$  or  $T_{IN}$ ) is at the low input voltage level, the associated output switch is guaranteed to be OFF (high impedance).
- 3.) When either logic input ( $B_{IN}$  or  $T_{IN}$ ) is at the high input voltage level the associated output switch is guaranteed to be ON (low impedance) unless concurrent and therefore disabled by shoot-through protection.
- 4.) Measured using current pulse.
- 5.) Measured using 4-Wire (Kelvin) sensing techniques.
- 6.) Guaranteed by design. Not tested in production.
- 7.) Measured using 50 ns current pulse.
- 8.) Either  $B_{IN}$  or  $T_{IN}$  logic input.
- 9.) The input shoot-through protection is activated if both the  $B_{IN}$  and  $T_{IN}$  logic inputs are set to the logic high ("1") condition simultaneously. In the case where the  $B_{IN}$  and  $T_{IN}$  inputs are set to logic high, both the low- and high-side power switches are set to their high impedance (OFF) state.
- 10.) Rising  $V_{BIAS}$  levels below the  $V_{BIAS}$  UVLO+ threshold and falling  $V_{BIAS}$  levels below the  $V_{BIAS}$  UVLO+ -  $V_{BIAS}$  UVLO (HYST) threshold result in the internal low-side gate drivers being disabled and the corresponding output being set to its high- impedance state, regardless of the state of the logic input.
- 11.) Rising  $V_{BOOT}$  levels below the  $V_{BOOT}$  UVLO+ threshold and falling  $V_{BOOT}$  levels below the  $V_{BOOT}$  UVLO+ -  $V_{BOOT}$  UVLO (HYST) threshold result in the internal high-side gate drivers being disabled and the corresponding output being set to its high- impedance state, regardless of the state of the logic input.
- 12.) The high-side power switch gate driver utilizes a bootstrap capacitor to provide the proper bias for this circuit. As such, this capacitor must be periodically re-charged from the  $V_{BIAS}$  supply. The time  $t_{prg}$  is the minimum time required to ensure that the bootstrap capacitor is properly charged when power is initially applied to the EPC7012L7C IC.
- 13.) The minimum frequency of operation is determined by the external bootstrap capacitance and the bias current required by the high-side power switch gate driver circuit,  $I_{BOOT}$ . In order to keep the high-side power switch gate driver bootstrap capacitor properly charged on a cycle-by-cycle basis, it is recommended that the maximum duty cycle of the high-side power switch is limited to the value shown.

## Switching Figures



$V(SN)_{pk}$   
 $0.9 \cdot V(SN)_{pk}$

**V(SN)**

$0.1 \cdot V(SN)_{pk}$   
 $ID \cdot R_{DS(on)}$

$-V_{SD}$

$2.50 \text{ V}$

$1.25 \text{ V}$

$0 \text{ V}$

$2.50 \text{ V}$

$1.25 \text{ V}$

$0 \text{ V}$

$t_{r}$   
 $t_{dONHS}$   
 $t_f$   
 $t_{dOFFHS}$   
 $t_{dOFFLS}$   
 $t_{dONLS}$

Figure 1. Switching Figures

| <b>B<sub>IN</sub></b> | <b>T<sub>IN</sub></b> | <b>LS</b> | <b>HS</b> |
|-----------------------|-----------------------|-----------|-----------|
| 0                     | 0                     | Off       | Off       |
| 1                     | 0                     | On        | Off       |
| 0                     | 1                     | Off       | On        |
| 1                     | 1                     | Off       | Off       |

## Logic Input Shoot-Through Protection

The EPC7012L7C is provided with input shoot-through (cross-conduction) protection such that if the  $B_{IN}$  and  $T_{IN}$  logic inputs are asserted as logic state high ("1") simultaneously then the switching node (SN) assumes a high impedance (hi-Z) state until one of the logic inputs is asserted to a logic low ("0") state. This feature prevents the EPC7012L7C IC from being destroyed by an unintentional logic condition at the logic inputs.

## High-Side Bootstrap Capacitor Periodic Recharge

The high-side power switch gate driver utilizes a bootstrap capacitor to provide the proper bias for this circuit during switching operation. As such, this capacitor must be periodically recharged from the  $V_{BIAS}$  power supply. The time  $t_{PRG}$  is the minimum time required for the low-side driver to be turned ON in order to ensure that the bootstrap capacitor is properly charged when power is initially applied to the EPC7012L7C IC.

## Power-Up Sequencing

There are no power sequencing requirements for the  $V_{BIAS}$  and  $V_{DD}$  power supplies required by the EPC7012L7C. The two power supplies may be applied to the IC in any order/sequence required by the end-user.

## Schottky "Freewheeling" Diodes

If third-quadrant operation of the internal output HEMTs in the EPC7012L7C is not desired, then it is recommended that two external Schottky "Freewheeling" diodes (Dext1 and Dext2) be added between  $V_{DD}$  and SN and between SN and PGND as shown in Figure 2. The diodes should be properly de-rated for both voltage and current.



Figure 2. External Schottky Freewheeling Diode Connections

Place the diode packages as physically close to the EPC7012L7C package as possible, and keep the connections as short as possible, to eliminate parasitic loop inductances.

## Resistors on Decoupling Capacitors

The EPC7012L7C is designed to be a high-speed power driver. As such it has extremely fast switching node (SN) rise and fall times by design. Fast rise and fall times can and will result in unwanted voltage spikes at the  $V_{DD}$  and PGND pins due to any parasitic layout inductance ( $V_{SPIKE} = L_{Par} \cdot dI / dt$ ). If these spikes cannot be reduced to an acceptable level through PCB optimization, two resistors may be added to provide the necessary damping to the local supply loop. These resistors,  $R_{SD1}$  and  $R_{SD2}$  are shown in Figure 3.

$R_{SD1}$  increases the fall time of the SN, as it affects the low side driver. Similarly,  $R_{SD2}$  increases the SN rise time. It is recommended to minimize the value of these resistors to the minimum necessary to obtain the desired loop damping.



Figure 3. External Damping Resistor Connections

## Recommended V<sub>DD</sub>-to-PGND Power Supply Bypassing

The V<sub>DD</sub> power supply pin and the return pin of the EPC7012L7C require proper high frequency bypassing.

Because of the extremely high slew-rate of voltage seen at the SN output it is recommended that a minimum of one (1) 3.3  $\mu$ F microfarad ceramic capacitor, one (1) 1.0 microfarad ceramic capacitor, one (1) 0.1 microfarad ceramic capacitor and one (1) 0.01 microfarad ceramic capacitor, all with sufficient voltage de-rating, be connected from V<sub>DD</sub> to PGND. All four of these capacitors should be low ESR types, if possible. It is strongly recommended that these capacitors have the smallest possible case sizes possible such that they inscribe the smallest possible loop area between V<sub>DD</sub> and PGND so as to minimize the inductance related to this loop area. Also, to reduce the inductive loop between V<sub>DD</sub> and PGND is strongly recommended that an induction loop cancellation layout of the high frequency power supply capacitors be employed. Figure 4 illustrates the recommended optimum layout and placement for the V<sub>DD</sub>-PGND high-frequency bypass capacitors.

It should be noted that in Figure 4 that the light green copper etch area on the PCB's inner layer #1 is positioned directly beneath the copper etch clad on the top layer, as indicated by the dashed line.

The recommended component placement and etch layout capitalize upon the magnetic field cancellation between adjacent current carrying layers on the PCB. The high-frequency AC current (shown in **RED** in the side view) drawn from the V<sub>DD</sub> power bus through the EPC7012L7C IC is then returned through the adjacent PCB copper etch layer with the same amplitude in the opposite direction, with the effect of mutually cancelling the induced field. The result is a very small residual parasitic loop inductance, and an associated lower spike voltage present on the V<sub>DD</sub> and PGND pins of the IC.



Figure 4. Recommended Optimum V<sub>DD</sub>-to-PGND Power Supply Bypass Capacitor Layout (Not to Scale)

## Suggested Schematic Symbol

The suggested schematic symbol for the EPC7012L7C is shown in figure 5.



Figure 5. Suggested EPC7012L7C Integrated Circuit Schematic Symbol

## Typical Application Information

In all the following figures only the pins that are considered or that require connection are identified



Figure 6. Low Parts-Count POL Converter Power Output Stage



Figure 7. Full Bridge Power Output Stage.

## Package Outline and Dimensions



Note: All dimensions are in inches

**ALL tolerances +/- 0.005**

Figure 8. EPC7012L7C Package Outline and Dimensions

## Recommended PCB Solder Pad Configuration

It is important that the EPC7012L7C package be soldered to the PCB motherboard using SN63 (or equivalent) solder. Care should be taken during processing to ensure there is minimal solder voiding in the contacts to the  $V_{DD}$  (pin 7), SN (pin 6) and PGND (pin 5) pads on the package. The recommended pad dimensions and locations are shown in Figure 9. All dimensions are shown in inches.



Figure 9. Recommended PCB Solder Pad Configuration (Top View)

## Example Typical Reflow Profile

The profile shown in Figure 10, below, is a typical reflow profile example. Optimize target reflow temperature profiling based on the actual solder paste used. The peak case temperature of the EPC7012L7C should never exceed 260°C.

EPC Space assumes no liability in conjunction with the use of this profile recommendation.



Figure 10. Typical Package SN63/37 Solder Attachment Reflow Profile

## Disclaimers

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. EPC Space Corporation, its affiliates, agents, employees, and all persons acting on its or their behalf (collectively, "EPC Space"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. EPC Space makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose. To the maximum extent permitted by applicable law, EPC Space disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on EPC Space market knowledge of typical requirements that are often placed on similar technologies in generic applications. Product specifications do not expand or otherwise modify EPC Space terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, EPC Space products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the EPC Space product could result in personal injury or death. Customers using EPC Space products not expressly indicated for use in such applications do so at their own risk. Please contact authorized EPC Space personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of EPC Space. Product names and markings noted herein may be trademarks of their respective owners.

Export Administration Regulations (EAR) The products described in this datasheet are subject to the U.S. Export Administration Regulations (EAR), 15 C.F.R. Pts 730-774, and are classified in ECCN 9A515.e. These products may not be exported, reexported, or transferred (in country) to any foreign country, or foreign entity, by any means, except in accordance with the requirements of such regulations.

## Patents

EPC Corporation and EPC Space hold numerous worldwide patents. Any that apply to the product(s) listed in this document are identified by markings on the product(s) or on internal components of the product(s) in accordance with local patent laws.

eGaN® is a registered trademark of Efficient Power Conversion Corporation, Inc. Data and specification subject to change without notice.